דרושים » חשמל ואלקטרוניקה » Physical Design Engineer

משרות על המפה
 
בדיקת קורות חיים
VIP
הפוך ללקוח VIP
רגע, משהו חסר!
נשאר לך להשלים רק עוד פרט אחד:
 
שירות זה פתוח ללקוחות VIP בלבד
AllJObs VIP
כל החברות >
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
לפני 31 דקות
חברה חסויה
Job Type: Full Time and Hybrid work
We are looking for a hands-on, experienced Physical Design Engineer to join us and help define and implement companyys next-generation AI SOC in an advanced technology node

You will play a key role in building and leading our physical design team, developing flows and methodologies, and driving the full RTL-to-GDSII implementation and signoff for one of the most advanced SoCs in the industry.

What Youll Do

Take part in shaping methodology and best practices in advanced technologies

Drive end-to-end implementation: synthesis, P R, timing closure, and signoff

Collaborate closely with architecture and design teams on timing, floorplaning, partitioning, and power specification

Define and optimize static timing constraints, area, and power goals at block and top levels

Take part in flow development and automation to improve efficiency and quality of results
Requirements:
At least 3+ years experience with RTL2GDS flow

BSC/MSC in Electrical/Computer engineering

Deep understanding on STA principals, synthesis, and P R flow

Solid experience in physical verification and advanced process nodes

Advantages:

Top level implementation and signoff

Experience with DFT

Managerial experience
This position is open to all candidates.
 
Hide
הגשת מועמדות
עדכון קורות החיים לפני שליחה
8443626
סגור
שירות זה פתוח ללקוחות VIP בלבד
משרות דומות שיכולות לעניין אותך
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
לפני 34 דקות
Job Type: Full Time and Hybrid work
Define, plan and implement our next chip in on-going product line and in a new product line oF cryptography algorithms acceleration SoCs.
Work closely with multiple teams within organizations such as Architecture, BE, Circuit, Analog and FW
Responsible for scaling up the frontend design environment methodologies.
Requirements:
BSc or MSc?in Electrical Engineering?or Computer Engineering
8+?years of VLSI experience.
Experience with multi clock domain, multi power domain designs (UPF).
Methodologic approach.
Strong Motivated to learn quickly, hard-working, and is results-oriented.
Great interpersonal relations skills.
Preferred
Networking design experience Major Advantage
backend experience: STA tools, formal equivalence tools, frontend / backend handoff methodologies.
SOC design/Integration experience.
Proven Methodologies and Environmental Building Experience.
Strong proficiency in scripting language, such as, PERL, Tcl, Python, Make, and automation methods/algorithms.
This position is open to all candidates.
 
Show more...
הגשת מועמדות
עדכון קורות החיים לפני שליחה
8443598
סגור
שירות זה פתוח ללקוחות VIP בלבד
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
לפני 32 דקות
Job Type: Full Time and Hybrid work
We are looking for a Senior Verification engineer to be a significant part in developing a complex and innovative SOC chip in a start-up company.
Taking full ownership of entire domain, defining the verification strategy, writing, and executing verification plan in system Verilog UVM.
About Us:
VLSI group is responsible for the development of our next generation SOC for AI Compute.
The development starts from product definition through architecture, design, verification and up to implementation.
The complex SOC is a high-performance device running AI compute for vision and audio processing, with technologies from multi-disciplines.
Requirements:
5+ years of experience as a Verification engineer.
B.Sc./M.Sc. in Electrical/Computer Engineering from a leading university.
Strong knowledge of system Verilog and UVM methodology.
Experience in pre-silicon functional unit level/cluster/full chip verification.
Experience in verification of packet processing/Ethernet/RDMA/InfiniBand
Familiarity with SOC architecture, CPU subsystems, and multi-core designs.
Advantages
Knowledge of formal verification and emulation/FPGA prototyping.
Exposure to AI/Networking workloads and performance validation.
This position is open to all candidates.
 
Show more...
הגשת מועמדות
עדכון קורות החיים לפני שליחה
8443616
סגור
שירות זה פתוח ללקוחות VIP בלבד
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
30/10/2025
Location: Tel Aviv-Yafo and Yokne`am
Job Type: Full Time
We are looking for best-in-class Physical Design Engineers to join our outstanding Networking Silicon engineering team, developing the industry's best high-speed communication devices, delivering the highest throughput and lowest latency! Come and take a part in designing our groundbreaking and innovating chips, enjoy working in a meaningful, growing and highly professional environment where you make a significant impact in a technology-focused company.

What you'll be doing:

Physical design of blocks according to specifications under challenging constraints targeting for the best power, area, and performance.

Be exposed and work on a variety of challenging designs (including high cell count and HS blocks). Resolving complex timing and congestion problems.

Daily work involves all aspects of physical design chip development (RTL2GDS) - synthesis, power and clock distribution, place and route, timing closure, power and noise analysis, and physical verification.

Taking part inflows development.
Requirements:
B.SC./ M.SC. in Electrical Engineering/Computer Engineering or equivalent work experience.

2+ years of experience.

Proven experience in RTL2GDS flows and methodologies. (advantage)

Knowledge in physical design flows and methodologies (PNR, STA, physical verification). (advantage)

Deep understanding of all aspects of Physical construction and Integration.

Familiarity with physical design EDA tools (such as Synopsys, Cadence, etc.).

Great teammate.
This position is open to all candidates.
 
Show more...
הגשת מועמדותהגש מועמדות
עדכון קורות החיים לפני שליחה
עדכון קורות החיים לפני שליחה
8393618
סגור
שירות זה פתוח ללקוחות VIP בלבד
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
Location: Tel Aviv-Yafo and Haifa
Job Type: Full Time
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of our company's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
In this role, you will be part of a team developing ASICs used to accelerate networking in data centers. You will have dynamic, multiple responsibilities in areas such as project definition, design, and implementation. You will participate in the design, architecture, documentation, and implementation of the next generation of data center accelerators.You will also be responsible for performance analysis for an end-to-end networking stack using your knowledge.
The AI and Infrastructure team is redefining whats possible. We empower our company customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers , our company Cloud customers, and billions of our company users worldwide.
We're the driving force behind our company's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for our company Cloud, our company Global Networking, Data Center operations, systems research, and much more.
Responsibilities
Lead a complex ASIC subsystem.
Understand how it interacts with software and other ASIC subsystems to implement data center networks.
Define high-performance hardware/software interfaces. Write micro architecture and design specifications.
Define efficient micro-architecture and block partitioning/interfaces and flows.
Collaborate closely with software, verification, and physical design stakeholders to ensure the designs are complete, correct, and performant.
Requirements:
Minimum qualifications:
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
10 years of experience architecting networking ASICs from specification to production.
Experience developing RTL for ASIC subsystems.
Experience with cross-functional engagement in micro-architecture, design, verification, logic synthesis, and timing closure.
Preferred qualifications:
Experience working with software teams optimizing the hardware/software interface.
Experience working with design networking like: Remote Direct Memory Access (RDMA) or packet processing and system design principles for low latency, high throughput, security, and reliability.
Experience in TCP, IP, Ethernet, PCIE and DRAM including Network on Chip (NoC) principles and protocols (AXI, ACE, and CHI).
Experience architecting networking switches, end points, and hardware offloads.
Understanding of packet classification, processing, queuing, scheduling, switching, routing, traffic conditioning, and telemetry.
Proficiency in a procedural programming language (e.g. C++, Python, Go).
This position is open to all candidates.
 
Show more...
הגשת מועמדותהגש מועמדות
עדכון קורות החיים לפני שליחה
עדכון קורות החיים לפני שליחה
8412828
סגור
שירות זה פתוח ללקוחות VIP בלבד
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
חברה חסויה
Location: Tel Aviv-Yafo and Haifa
Job Type: Full Time
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of our company's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As a System on a Chip (SoC) Design for Test (DFT) Engineer, you will be responsible for defining, implementing, and deploying advanced DFT methodologies for digital or mixed-signal chips. You will define silicon test strategies, DFT architecture, and create DFT specifications for next generation SoCs. You will design and verify the DFT logic and prepare for post silicon and co-work/debug with test engineers.
The AI and Infrastructure team is redefining whats possible. We empower our company customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers , our company Cloud customers, and billions of our company users worldwide.

We're the driving force behind our company's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for our company Cloud, our company Global Networking, Data Center operations, systems research, and much more.
Responsibilities
Develop DFT strategy and architecture (e.g., Memory Built-In Self Test (MBIST), Automatic Test Pattern Generation (ATPG), hierarchical DFT).
Complete all Test Design Rule Checks (TDRC) and design changes to fix TDRC violations to achieve high-test quality.
Insert DFT logic, boundary scan, scan chains, DFT Compression, Logic Built-In Self Test, Test Access Point (TAP) controller, clock control block, and other DFT IP blocks.
Insert MBIST logic including test collar around memories, MBIST controllers, eFuse logic, and connect to core and TAP interfaces.
Document DFT architecture, test sequences, and boot-up sequences associated with test pins.
Requirements:
Minimum qualifications:
Bachelor's degree in Electrical Engineering, a related field, or equivalent practical experience.
3 years of experience with Design For Test (DFT) methodologies, DFT verification, and industry-standard DFT tools.
Experience with ASIC DFT synthesis, simulation, and verification flow.
Experience in DFT specification, definition, architecture, and insertion.
Preferred qualifications:
Master's degree in Electrical Engineering.
Experience working with ATE engineers (e.g., silicon bring-up, patterns generation, debug, validation on automatic test equipment, debug of silicon issues).
Experience in IP integration (e.g., memories, test controllers, Test Access Point (TAP), and Memory Built-In Self Test (MBIST)).
Experience in SoC cycles, silicon bringup, and silicon debug activities.
Experience in fault modeling.
This position is open to all candidates.
 
Show more...
הגשת מועמדותהגש מועמדות
עדכון קורות החיים לפני שליחה
עדכון קורות החיים לפני שליחה
8412892
סגור
שירות זה פתוח ללקוחות VIP בלבד
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
1 ימים
Location: Tel Aviv-Yafo
Job Type: Full Time and Hybrid work
We are looking for an experienced, passionate Senior Backend Engineer (Platform Team) to join our growing TLV R&D location. You'll be joining the backend group to help us expand our infrastructure and add new features to the company's core product.
As a Senior Backend Engineer in our platform team, You'll take part in our effort to improve our product, productivity, security and the ability to scale. Opportunity to make a significant impact by driving the technical direction of a high-growth company.
As a Senior Backend Engineer, you will:
Develop and maintain policies and procedures for software development, deployment, and maintenance. Monitor cloud environments using infrastructure as code methodologies
Work closely with other teams, such as development and operations, to ensure that our software applications meet the needs of the organization.
Participate actively in code reviews to uphold high standards of quality and maintainability in software development
Work collaboratively with product teams to design and implement new cloud services and workflows, contributing to the continuous improvement of our platform
Stay up-to-date with emerging trends and technologies in Cloud, and assess their potential impact on our organization
Requirements:
6+ years of backend engineering experience, ideally with a focus on infrastructure development
Proficiency in Python, with deep knowledge of its ecosystems and best practices
Experience with FastAPI, SQLAlchemy, Alembic and RDS an advantage
Bachelors degree in Computer Science, Engineering, or equivalent experience
Experience in designing, implementing, and maintaining scalable, reliable infrastructure in production environments
Strong understanding of cloud platforms (AWS preferred)
Proficiency with containerization technologies like Docker and Kubernetes
Strong analytical skills with a proven ability to diagnose and resolve complex technical issues swiftly
Ability to conduct research, evaluate new technologies, and integrate them with existing codebases
Excellent communication and collaboration skills, experience working effectively in agile
Highly organized, proactive, and able to manage work independently
This position is open to all candidates.
 
Show more...
הגשת מועמדותהגש מועמדות
עדכון קורות החיים לפני שליחה
עדכון קורות החיים לפני שליחה
8440798
סגור
שירות זה פתוח ללקוחות VIP בלבד
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
20/11/2025
Location: Tel Aviv-Yafo
Job Type: Full Time
Senior Hardware Engineer We are seeking a Senior Hardware Engineer with strong board-design expertise, a multidisciplinary background, and a proactive, hands-on approach to join our hardware team. In this role, you will be part of our R&D efforts, leading the development and enhancement of complex hardware systemsfrom concept and architecture through design, validation, and transition to serial production. If you are creative, open-minded, a strong team player, and eager to contribute to innovative technologies shaping the future battlefield, we would be excited to meet you.
Requirements:
Senior Hardware Engineer We are seeking a Senior Hardware Engineer with strong board-design expertise, a multidisciplinary background, and a proactive, hands-on approach to join our hardware team. In this role, you will be part of our R&D efforts, leading the development and enhancement of complex hardware systemsfrom concept and architecture through design, validation, and transition to serial production. If you are creative, open-minded, a strong team player, and eager to contribute to innovative technologies shaping the future battlefield, we would be excited to meet you. Responsibilities:
Design, develop, and implement electronic boards for advanced systems.
Perform testing, validation, and bring-up activities following industry best practices.
Create clear and comprehensive documentation for designs, tests, and integration processes. Requirements:
B.Sc. in Electronics Engineering.
7+ years of proven experience as a board designer.
Hands-on experience with high-density mixed-signal designs, including charger circuits, digital/analog components, Ethernet, RF datalinks, and CPU communication interfaces.
Strong capability in hardware failure analysis and delivering both short- and long-term corrective solutions.
Experience leading products from concept through serial production.
Experience working with subcontractors.
Background in multidisciplinary product developmentdrones, robotics, or aeronautics is an advantage.
A can-do attitude, strong problem-solving skills, and the ability to work independently as well as in a team.
Creative, organized, and able to think outside the box.
Experience in the defense industryadvantage. 
This position is open to all candidates.
 
Show more...
הגשת מועמדותהגש מועמדות
עדכון קורות החיים לפני שליחה
עדכון קורות החיים לפני שליחה
8421441
סגור
שירות זה פתוח ללקוחות VIP בלבד
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
Location: Tel Aviv-Yafo and Haifa
Job Type: Full Time
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of our company's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As a NPI and Layout package Engineer on the packaging team, you will be working on fast-paced products for consumer devices. In this role, you will work with Hardware Designers and Mechanical Engineers throughout the full product development life-cycle, supporting package outline, component placement and routing, using advanced package technologies while analyzing package reliability and manufacturability aspects.The ML, Systems, & Cloud AI (MSCA) organization at our company designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all our company services (Search, YouTube, etc.) and our company Cloud. Our end users , Cloud customers and the billions of people who use our company services around the world.

We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including our company Clouds Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.
Responsibilities
Design the layout of package substrates using Cadence Allegro Package Designer.
Apply package substrate layout design rules from manufacturing point of view and electrical requirement considerations.
Generate high-quality design documents for substrate manufacturers and package assembly houses.
Enhance the package design work continuously by developing initiatives that drive efficiency and improve quality/cost/schedule of the package layout work.
Manage new ASIC packages during the NPI phase as the primary engineering owner, overseeing the product life-cycle from design lockdown to mass production release.
Requirements:
Minimum qualifications:
Bachelor's degree in Mechanical , Electrical Engineering, Material science, or equivalent practical experience.
5 years of experience in one of the following: Package/PCB layout design using Cadence/Mentor tools, semiconductor manufacturing processes, PCB manufacturing processes.
Experience in package/PCB designs for high-speed/power ICs such as CPUs, GPUs/ASIC/Chipset.
Preferred qualifications:
Experience with industry standards and regulatory requirements related to semiconductor manufacturing and packaging (e.g., JEDEC standards).
Experience with simulation and analysis tools (e.g., thermal, mechanical, signal integrity, power integrity analysis).
Experience in scripting and programming languages (e.g., Python, Perl, Tcl) for automation and data analysis.
Experience with Failure Analysis (FA) techniques and root cause investigations.
Knowledge of Design for Excellence (DFx) such as Design for Manufacturability, Testability principles.
This position is open to all candidates.
 
Show more...
הגשת מועמדותהגש מועמדות
עדכון קורות החיים לפני שליחה
עדכון קורות החיים לפני שליחה
8412907
סגור
שירות זה פתוח ללקוחות VIP בלבד
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
28/10/2025
חברה חסויה
Location: Tel Aviv-Yafo
Job Type: Full Time
We are looking for a top-notch Senior Software Engineer to help us tackle the toughest challenge in cybersecurity: turning endless amounts of data into crisp, easy, and actionable insights.

Responsibilities
Collaborate with a senior Agile Scrum team to design, develop, and maintain large-scale, cloud-based data processing pipelines and backend components. Work with cutting-edge technologies including Spark, Kubernetes, AWS, and modern data lakes like Databricks and Snowflake.
Design and implement scalable, cost-effective solutions that deliver high performance and are easy to maintain. Tackle complex, high-scale problems and drive performance optimization and cost-efficiency across the data pipeline.
Partner with engineers across our company R&D and Product teams to enhance our platform and provide capabilities for internal and external users to build data transformations and detection pipelines at scale.
Build robust monitoring and observability solutions to ensure full visibility across all stages of data processing.
Stay current with trends in big data processing and distributed computing. Contribute to code quality through regular reviews and adherence to best practices.
Requirements:
4+ years of experience as a Backend Engineer
3+ years of hands-on experience in Scala/Python/JAVA and cloud architecture (EMR/K8S).
Deep technical expertise in distributed systems, stream processing, and data modeling of large data sets.
Proven track record of delivering scalable, and secure systems in a fast-paced working environment.
Experience with data governance practices, data security, and performance & cost optimization containers, working with AWS services such as S3, EKS, and more.
Strong problem-solving skills and ability to work independently.
A team player with excellent communication skills.
B.Sc. in computer science or an equivalent.
Advantages:

Experience in Big Data frameworks such as Spark
Experience with modern Data lakes/warehouses such as Snowflake and Databricks.
Production experience working with SaaS environments.
Experience in data modeling.
This position is open to all candidates.
 
Show more...
הגשת מועמדותהגש מועמדות
עדכון קורות החיים לפני שליחה
עדכון קורות החיים לפני שליחה
8389801
סגור
שירות זה פתוח ללקוחות VIP בלבד
סגור
דיווח על תוכן לא הולם או מפלה
מה השם שלך?
תיאור
שליחה
סגור
v נשלח
תודה על שיתוף הפעולה
מודים לך שלקחת חלק בשיפור התוכן שלנו :)
לפני 3 שעות
חברה חסויה
Location: Tel Aviv-Yafo
Job Type: Full Time
Required Senior Hardware Test Engineer
Description
The Senior Hardware Test Engineer is responsible for developing, implementing, and sustaining test processes and equipment used in the manufacturing of hardware products. This role ensures that products meet quality, reliability, and performance standards through robust test strategies, automation, and continuous improvement. The engineer acts as a bridge between design engineering, manufacturing operations, and quality assurance, supporting new product introductions (NPI) through to mass production and sustaining phases.
This is a great opportunity to be part of one of the fastest-growing AI infrastructure companies in history, an organization that is in the center of the hurricane being created by the revolution in artificial intelligence.
Role and Responsibilities:
Test Development & Validation
Design, develop, and implement test plans, test fixtures and infrastructure.
Collaborate with R&D to define test requirements early in the product lifecycle.
Develop test scripts and automation software (Python, LabVIEW, C#, etc.) to improve coverage and efficiency.
Validate test coverage, yield, and reliability through statistical analysis (GR&R, Cpk, SPC).
New Product Introduction (NPI)
Support EVT, DVT, and PVT phases with test readiness and execution.
Lead test process transfer to contract manufacturers (CMs) or ODM partners.
Train CM engineers/technicians on test systems and procedures.
Ensure compliance with safety, regulatory, and customer requirements.
Manufacturing Support & Continuous Improvement
Monitor production test yields, debug failures, and drive root cause analysis (RCA).
Implement corrective actions and continuous improvements to reduce test time, cost, and false failures.
Maintain and calibrate test equipment and fixtures.
Support ECO (Engineering Change Orders) by updating test plans and equipment accordingly.
Cross-Functional Collaboration
Work closely with hardware, firmware, and reliability engineers to improve product testability and robustness.
Partner with Quality and Operations to ensure smooth scaling into mass production.
Engage with suppliers and CM partners on test strategy alignment.
Requirements:
Bachelors or Masters degree in Electrical Engineering, Computer Engineering, or related field.
58+ years of experience in manufacturing test engineering, preferably in electronics/hardware products.
Proficiency in test automation tools (e.g., LabVIEW, Python, C#, TestStand).
Familiarity with manufacturing processes
Strong problem-solving and analytical mindset.
Excellent communication and collaboration across cross-functional teams.
Ability to lead projects, mentor junior engineers, and work with global teams.
Desired Qualifications
Good understanding and experience of server systems including test methodology for CPU, memory and motherboards
Experience with IPMI and testing BMC functionality
Familiarity with networking and testing networking infrastructure
Experience with storage architecture, including testing SSDs
Experience with PCIe debugging and testing
Bench-top electrical debug tool experience as well as electrical design of test circuitry
Knowledge of programming devices such as CPLDs.
This position is open to all candidates.
 
Show more...
הגשת מועמדותהגש מועמדות
עדכון קורות החיים לפני שליחה
עדכון קורות החיים לפני שליחה
8442897
סגור
שירות זה פתוח ללקוחות VIP בלבד