in this role, youll work to shape the future of ai/ml hardware acceleration. you will have an opportunity to drive tpu (tensor processing unit) technology that powers our most demanding ai/ml applications. youll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of our tpu. you'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on tpu architecture and its integration within ai/ml-driven systems.
our silicon team is driving the future of cloud data center computing. as a system on chip input output ( SOC io) architect, you will help define a new generation of our products. you will have pivotal responsibilities and serve as the organization mobile industry processor interface (mipi) focal point.the ai and infrastructure team is redefining whats possible. we empower our customers with breakthrough capabilities and insights by delivering ai and infrastructure at unparalleled scale, efficiency, reliability and velocity. our customers include, cloud customers, and billions of our users worldwide. we're the driving team behind our groundbreaking innovations, empowering the development of our ai models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. from software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our tpus, vertex ai for our cloud, global networking, data center operations, systems research, and much more.
responsibilities
evaluate different silicon solutions for executing mipi and other io peripheries: off-the-shelf components, vendor co-developments and custom designs.
drive vendor execution in various engagements: standard component, build to specification, and co-developments.
collaborate closely with software, design, verification, physical design, packaging, and silicon validation stakeholders to ensure that designs are complete, correct, and performant.
create high performance hardware/software interfaces.
collaborate in developing a new SOC.
Requirements: minimum qualifications:
bachelor's degree in electrical engineering, computer engineering, or equivalent practical experience.
15 years of experience working with mobile industry processor interface ( C -phy and d-phy) architecture.
6 years of experience in people management and developing employees.
experience with system design principles for low latency, low power, throughput, security, and reliability.
cross-functional experience in micro-architecture, design, verification, logic synthesis, and timing closure.
experience with signal integrity and power integrity.
preferred qualifications:
masters degree or phd in electrical engineering or computer engineering.
experience with usb, multi-gigabit ethernet (mgbe), pcie and display port ips.
experience with post-silicon bring-up and lab work.
familiarity with gigabit multimedia serial link (gmsl).
This position is open to all candidates.