Design Verification team lead - Peripheral IP Group (UVM) - (6047) We are looking for a handson Design Verification team lead to drive verification of nextgeneration wired/wireless peripheral subsystems that power Snapdragon platforms.
Requirements: Design Verification team lead - Peripheral IP Group (UVM) - (6047) We are looking for a handson Design Verification team lead to drive verification of nextgeneration wired/wireless peripheral subsystems that power Snapdragon platforms.
As a DV team lead in the Peripheral group, you will own verification of complex IPs and subsystems, define and execute a UVMbased verification strategy, and lead a small team of talented engineers to firsttimeright silicon. This role requires proven leadership experience and strong technical expertise.
This is a 5 days onsite position in Haifa.
What youll do: Define verification strategy, TEST plan, and coverage goals for complex peripheral IP and subsystem blocks
Architect, develop, and maintain UVMbased constrainedrandom verification environments
Lead daytoday activities of a small DV team: task planning, code and testplan reviews, mentoring, and technical guidance
Drive debug of complex issues across RTL, testbench, and system level, working closely with design, emulation and validation teams
Analyze and close functional and code coverage, drive quality metrics to tapeout criteria
Contribute to methodology and flow improvements across the Peripheral DV team Minimum qualifications: BSc/MSc in Electrical/Computer Engineering or related field
At least 7 years of handson verification experience using UVM and SystemVerilog
Proven experience in leading and managing a team
Strong background in digital design and SOC /IP architecture High technical proficiency in: UVM testbench architecture (agents, sequences, scoreboards, coverage)
Constrainedrandom, coveragedriven verification
Debugging complex failures in largescale regressions
Scripting ( Python / PERL /Tcl/shell) in a Unix / Linux environment Preferred qualifications: Experience with highspeed peripherals (e.g., USB, PCIe, Display, SerDes, or similar I/O IP)
Knowledge of lowpower, reset, and clockdomain interactions at IP/ SOC level
Familiarity with regression management, metrics, and signoff criteria
Experience working with global, crosssite teams
This position is open to all candidates.